Advanced Synchronization Facility

Advanced Synchronization Facility (ASF) is a proposed extension to the x86-64 instruction set architecture that adds hardware transactional memory support. It was introduced by AMD; the latest specification was dated March 2009. , it was still in the proposal stage. No released microprocessors implement the extension.

Features
ASF provides the capability to start, end and abort transactional execution and to mark CPU cache lines for protected memory access in transactional code regions. It contains four new instructions—, ,   and  —and turns the otherwise invalid  -prefixed  ,   and   instructions into valid ones inside transactional code regions. Up to 256 levels of nested transactional code regions is supported.

The  and   instructions mark the start and end of a transactional code region. Inside transactional code regions, the -prefixed ,   and   instructions can mark up to four cache lines for protected memory access. Accesses from other processor cores to the protected cache lines result in exceptions, which in turn cause transaction aborts. Stores to protected cache lines must be performed using the  instructions. Marked cache lines can be released from protection with the  instruction. Transaction aborts generated by hardware or explicitly requested through the  instruction rolls back modifications to the protected cache lines and restarts execution from the instruction following the top-level   instruction.